
TMS320C6202
FIXED-POINT DIGITAL SIGNAL PROCESSOR
SPRS072B – AUGUST 1998 – REVISED AUGUST 1999
59
POST OFFICE BOX 1443 • HOUSTON, TEXAS 77251–1443
MULTICHANNEL BUFFERED SERIAL PORT TIMING
timing requirements for McBSP
†‡
(see Figure 40)
NO.
’C6202-200
’C6202-233
’C6202-250
UNIT
MIN MAX
2 t
c(CKRX)
Cycle time, CLKR/X CLKR/X ext 2P ns
3 t
w(CKRX)
Pulse duration, CLKR/X high or CLKR/X low CLKR/X ext P–1 ns
p
time external FSR high before CLKR low
CLKR int 9
su(FRH-CKRL)
u
,
x
w
CLKR ext
1
Hold time external FSR high after CLKR low
CLKR int 6
h(CKRL-FRH)
,
x
w
CLKR ext
3
p
time DR valid before CLKR low
CLKR int 8
su(DRV-CKRL)
u
,
v
w
CLKR ext
0
Hold time DR valid after CLKR low
CLKR int 3
h(CKRL-DRV)
,
v
w
CLKR ext
3
p
time external FSX high before CLKX low
CLKX int 9
su(FXH-CKXL)
u
,
x
w
CLKX ext
1
Hold time external FSX high after CLKX low
CLKX int 6
h(CKXL-FXH)
,
x
w
CLKX ext 3
†
CLKRP = CLKXP = FSRP = FSXP = 0. If polarity of any of the signals is inverted, then the timing references of that signal are also inverted.
‡
P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns.
ADVANCE INFORMATION
Komentáře k této Příručce